



UG-2864KSWMG01 UG-2864KSYMG01 UG-2864KLBMG01

# **Evaluation Kit User Guide**

Writer: Ting-Kuo Hu

Email: tk\_hu@univision.com.tw

Version: 1.0



#### **Contents**

| 1. REVISION HISTORY                    | 3  |
|----------------------------------------|----|
| 2. EVK Schematic                       | 4  |
| 3. Symbol define                       | 5  |
| 4. TIMMING CHARACTERISTICS             | 6  |
| 4.1 68XX-Series MPU parallel Interface | 6  |
| 4.2 80XX-Series MPU parallel Interface | 7  |
| 4.3 SPI Interface                      | 8  |
| 4.4 I2C Interface                      | 9  |
| 5. EVK use introduction                | 10 |
| 6. Power down and Power up Sequence    | 12 |



#### 1. REVISION HISTORY

| Date       | Page | Contents | Version |
|------------|------|----------|---------|
| 2011/10/26 |      |          | 1.0     |
|            |      |          |         |
|            |      |          |         |
|            |      |          |         |
|            |      |          |         |
|            |      |          |         |
|            |      |          |         |
|            |      |          |         |
|            |      |          |         |
|            |      |          |         |



#### 2. EVK Schematic







# WS

#### 智晶光電股份有限公司

#### 3. Symbol define

VCC: Power supply for panel driving voltage.

VSS: This is ground pin.

VDD: Power supply for core logic operation.

**VDDIO**: Power supply for interface logic level. (Reserved Function not Applicable)

BS0~BS2: MUC bus interface selection pin(BS0 pulled LOW in internal).

CS: This pin is chip select input(active LOW).

RES: This pin is reset signal input(active LOW).

D/C: This is DATA/COMMAND control pin. When it is Pulled HIGH, the data at D[0 $\sim$ 7] is treated as data. When it is pulled LOW, the data at D[0 $\sim$ 7] will be transferred to the command register.

In I2C mode, this pin acts as SA0 for slave address select.

R/W: This is read/write control input pin connecting to the MCU interface.

When interface to a 6800-series microprocessor, Read mode will be carried out when this pin is pulled HIGH and write mode when low.

When interface to an 8080-microprocessor, this pin when be the data Write input.

When serial interface is selected, this pin must be connected to Vss.

E/RD: When interface to a 6800-series microprocessor, this pin will be used as the Enable(E) signal.

When interface to an 8080-microprocessor, this pin receives the Read(RD#)signal.

D0~D7: These are 8-bit bi-directional data bus to be connected to the microprocessor's data bus.

When serial interface mode is selected, D0(SCLK) will be the serial clock input,D1(SDIN) will be the serial data input,D2 should be left opened.

When I2C mode is selected, D1(SDAin) AND D2(SDAout) should be tied together, D0(SCL) is the I2Cclock input

IREF: This is segment output current reference pin.

VCOMH: This pin for COM signal deselected level voltage.



#### **4.TIMMING CHARACTERISTICS**

4.1 68XX-Series MPU Parallel Interface Timing Characteristics:

| Symbol             | Description                          | Min | Max | Unit |
|--------------------|--------------------------------------|-----|-----|------|
| t <sub>cycle</sub> | System Cycle Time                    | 300 | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                   | 0   | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time                    | 0   | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                | 40  | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                 | 7   | -   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                  | 20  | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                  | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                          | -   | 140 | ns   |
| DW                 | Chip Select Low Pulse Width (Read)   | 120 | _   | ns   |
| PW <sub>CSL</sub>  | Chip Select Low Pulse width (Write)  | 60  |     |      |
| PW <sub>CSH</sub>  | Chip Select High Pulse Width (Read)  | 60  | _   | ns   |
|                    | Chip Select High Pulse Width (Write) | 60  |     |      |
| t <sub>R</sub>     | Rise Time                            | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time                            | -   | 15  | ns   |

<sup>\*</sup>  $(V_{DD} - V_{SS} = 2.4 \text{V to } 3.5 \text{V}, T_a = 25 ^{\circ}\text{C})$ 





#### 4.2 80XX-Series MPU Parallel Interface Timing Characteristics:

| Symbol             | Description                          | Min | Max | Unit |
|--------------------|--------------------------------------|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time                     | 300 | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                   | 10  | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time                    | 0   | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                | 40  | _   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time                 | 7   | -   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                  | 20  | _   | ns   |
| t <sub>OH</sub>    | Output Disable Time                  | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                          | -   | 140 | ns   |
| t <sub>PWLR</sub>  | Read Low Time                        | 120 | -   | ns   |
| t <sub>PWLW</sub>  | Write Low Time                       | 60  | _   | ns   |
| t <sub>PWHR</sub>  | Read High Time                       | 60  | -   | ns   |
| t <sub>PWHW</sub>  | Write High Time                      | 60  | -   | ns   |
| t <sub>CS</sub>    | Chip Select Setup Time               | 0   | _   | ns   |
| t <sub>CSH</sub>   | Chip Select Hold Time to Read Signal | 0   | _   | ns   |
| t <sub>CSF</sub>   | Chip Select Hold Time                | 20  | _   | ns   |
| t <sub>R</sub>     | Rise Time                            | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time                            | -   | 15  | ns   |

<sup>\*</sup>  $(V_{DD} - V_{SS} = 2.4V \text{ to } 3.5V, T_a = 25 ^{\circ}C)$ 





#### 4.3 Serial Interface Timing Characteristics:

| Symbol             | Description            | Min | Max | Unit |
|--------------------|------------------------|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time       | 250 | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time     | 150 | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time      | 150 | -   | ns   |
| t <sub>css</sub>   | Chip Select Setup Time | 120 | -   | ns   |
| t <sub>сsн</sub>   | Chip Select Hold Time  | 60  | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time  | 50  | -   | ns   |
| t <sub>DHW</sub>   | Write Data Hold Time   | 15  | -   | ns   |
| t <sub>CLKL</sub>  | Serial Clock Low Time  | 100 | -   | ns   |
| t <sub>CLKH</sub>  | Serial Clock High Time | 100 | -   | ns   |
| t <sub>R</sub>     | Rise Time              | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time              | -   | 15  | ns   |

<sup>\*</sup>  $(V_{DD} - V_{SS} = 2.4 \text{V to } 3.5 \text{V}, T_a = 25 ^{\circ}\text{C})$ 





## 4.4 I<sup>2</sup>C Interface Timing Characteristics:

| Symbol              | Description                                    | Min | Max                                     | Unit |
|---------------------|------------------------------------------------|-----|-----------------------------------------|------|
| t <sub>cycle</sub>  | Clock Cycle Time                               | 2.5 | -                                       | us   |
| t <sub>HSTART</sub> | Start Condition Hold Time                      | 0.6 | -                                       | us   |
| t <sub>HD</sub>     | Data Hold Time (for "SDA <sub>OUT</sub> " Pin) | 0   | -                                       | ns   |
|                     | Data Hold Time (for "SDA <sub>IN</sub> " Pin)  | 300 |                                         |      |
| t <sub>SD</sub>     | Data Setup Time                                | 100 | _                                       | ns   |
|                     | Start Condition Setup Time                     |     | *************************************** |      |
| t <sub>SSTART</sub> | (Only relevant for a repeated Start            | 0.6 | -                                       | us   |
|                     | condition)                                     |     |                                         |      |
| t <sub>SSTOP</sub>  | Stop Condition Setup Time                      | 0.6 | -                                       | us   |
| t <sub>R</sub>      | Rise Time for Data and Clock Pin               |     | 300                                     | ns   |
| t <sub>F</sub>      | Fall Time for Data and Clock Pin               |     | 300                                     | ns   |
| t <sub>IDLE</sub>   | Idle Time before a New Transmission can        | 1.0 | -                                       | us   |
|                     | Start                                          | 1.3 |                                         |      |

<sup>\* (</sup>V<sub>DD</sub> - V<sub>SS</sub> = 2.4V to 3.5V, T<sub>a</sub> = 25°C)





#### 5.EVK use introduction



Figure 1 EVK PCB and OLED Module

UG-2864ASYCG01 is COG type module, please refer to Fig5, Fig6.User can use leading wire to connect EVK with customer's system. The example shows as Fig7.



Figure 2 The combination of the module and EVK





Figure 3 EVK with test platform

Note 1: It is OLED high voltage supply.

Note 2: It is logic voltage supply.

Note 3 : Those are leading wire connect to control board. Those are data pin.(D0-D7)

Note 4: Those are leading wire connect to control board. Those are control pin.

(DC, CS, RD, WR, RES)



#### 6. Power down and Power up Sequence

To protect OLED panel and extend the panel lifetime, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. Such that panel has enough time to charge up or discharge before/after operation.

#### **Power up Sequence:**



- 2. Send Display off command
- 3. Driver IC Initial Setting
- 4. Clear Screen
- 5. Power up V<sub>DDH</sub>
- 6. Delay 100ms (when  $V_{DD}$  is stable)
- 7. Send Display on command



#### **Power down Sequence:**

- 1. Send Display off command
- 2. Power down V<sub>DDH</sub>
- 3. Delay 100ms (when  $V_{DDH}$  is reach 0 and panel is completely discharges)
- 4. Power down V<sub>DD</sub>

